## COMP 30080 Processor Design

## 3. Single Cycle MIPS Processor

Dr Chris Bleakley



**UCD School of Computer Science** and Informatics.

Scoil na Ríomheolaíochta agus an Faisnéisíochta UCD.

## Introduction

- 1. Organisation
- 2. Gate-Level Implementation

# Organisation

### MIPS Processor

- Supports subset of core MIPS instruction set:
  - Memory access lw, sw
  - -ALU add, sub, and, or, slt
  - Flow control beq, j
- All instructions take a single clock cycle to perform. Von Neumann cycle:
  - Program Counter (PC) use to address memory and fetch instruction.
  - Control Unit decodes the instruction and sends control signals to functional units.
  - Functional units execute instruction.
- Uses separate instruction & data memories.



3. Single cycle MIPS Processor

### What functional units are needed?

### Program Counter

- register
- adder to increment PC and way to select between address of branch target and next sequential address

### Main memory

- Instruction memory, read only
- Data memory, read and write

### Registers

- Register file, at most read two and write one register per instruction

#### ALU

- add, subtract, compare, or, and, etc.
- Control Unit

## Program Counter

- Datapath element: "A functional unit used to operate on or hold data within a processor".
- Program Counter (PC): "The register containing the address of the instruction being executed."



## Program Counter

### PC register

- Function: Holds address of the current instruction. Loads input into register and on to output on the positive edge of the clock.
- Input: Address of next instruction
- Output: Address of current instruction

### Instruction memory

- Function: Stores machine instructions.
- Input: Instruction address
- Output: Machine instruction contained stored at that address

#### Adder

- Function: Adds two numbers
- Input: Two numbers
- Output: Total of the numbers

# Datapath Register File

 Register file: "A state element that consists of a set of registers that can be read and written by supplying a register number to be accessed."



# Datapath Register File

- Function: Stores data in registers (numbered 0-31). Can read two registers and write one register at a time. The written register is updated on the positive edge of the clock.

#### - Inputs:

- ReadReg1: number of register to be read.
- ReadReg2: number of register to be read.
- WriteReg: number of register be written.
- Write data: data to be written.
- RegWrite: control signal. If 1 then do a write. If 0 then do not do a write.

### - Outputs:

- ReadData1: data contained in register num=ReadReg1.
- ReadData2: data contained in register num=ReadReg2.

# Datapath ALU

#### **ALUControl**



## Datapath ALU

- Function: Performs arithmetic or logic operations on data. The operation to be performed is selected using ALUControl.

### - Inputs:

- two data inputs
- ALUControl: control signal (see next slide).

### - Outputs:

- Result: the result of the operation applied to the data inputs.
- Zero: Set to 1 if Result is equal to 0. Otherwise set to 0.

# Control ALU

| ALUControl | Function         |
|------------|------------------|
| 0000       | AND              |
| 0001       | OR               |
| 0010       | Add              |
| 0110       | Subtract         |
| 0111       | Set on less than |
| 1100       | NOR              |

# Datapath Data memory



# Datapath Data memory

 Function: Stores data. Can read or write the contents of a single address every cycle. Read data is available immediately. Writes take place on the positive edge of the clock.

#### - Inputs:

- Address: Address of data to be access.
- WriteData: Data to be written to Address.
- MemRead: Control signal. If 1 then read data from the memory.
   Otherwise, do nothing.
- MemWrite: Control signal. If 1 then write data to the memory. Otherwise, do nothing.

### - Output:

ReadData: Data contained stored at that address.

# Datapath Sign extension

- Sign extend: "To increase the width of a binary number by replicating the most-significant bit".
- Converts 16-bit 2s complement number to 32-bit 2s complement number (i.e. the sign bit is preserved).



## Datapath Branch

- Branch instructions require selection between two different addresses for the next instruction:
- EITHER
- Condition true. Branch taken. PC<=target</li>
  - Branch target address: "Address specified in a branch instruction."
- OR
- Condition false. Branch not taken. PC<=PC+4</li>

## Datapath Branch



### Control

- We now have all the functional units we needed and know what they do.
- How do we coordinate their activity so that the right instruction is performed?

- 1. Control Unit
- 2. Multiplexer

# Control Unit

- Function: Converts machine instructions into control signals, e.g. MemRead.
- Input: Machine instruction.
- Output: Control signals.



# Control Multiplexer

• Used to select between various processing options.





| ор      | rs      | rt      | rd      | shamt  | funct  |
|---------|---------|---------|---------|--------|--------|
| [31:26] | [25:21] | [20:16] | [15:11] | [10:6] | [5:0]  |
| 000000  | 10010   | 10011   | 10001   | 00000  | 100000 |



- 1. Instruction fetched, PC+4 is calculated.
- 2.\$t2 and \$t3 read from register file. The Control Unit sets up the control signals.
- 3. ALU operates on data from register file according to control signals (adds).
- 4. Result from ALU written back to register file.
- 5.On the positive edge of clock, the \$11 register and the PC are updated.

- RegDst = 1
- ALUSrc = 0
- ALUControl = 0010 (add)
- MemtoReg = 0
- RegWrite = 1
- MemRead = 0
- MemWrite = 0
- Branch = 0

lw \$t1, 32(\$t2)

| ор      | rs      | rt      | offset              |
|---------|---------|---------|---------------------|
| [31:26] | [25:21] | [20:16] | [15:0]              |
| 100011  | 10010   | 10001   | 0000_0000_0001_0000 |

lw \$t1, 32(\$t2)



lw \$t1, 32(\$t2)

- 1. Instruction fetched, PC+4 is calculated.
- 2. \$t2 is read from the register file. The Control Unit sets up the control signals.
- 3. ALU computes the sum of the register file output and the sign extended offset from the 16 LSBs from the instruction.
- 4. The output of the ALU is used to address data memory.
- 5. The data from memory is written back to the register file.
- 6. On the positive edge of clock, the \$11 register and the PC are updated.

lw \$t1, offset(\$t2)

- RegDst = 0
- ALUSrc = 1
- ALUControl = 0010 (add)
- MemtoReg = 1
- RegWrite = 1
- MemRead = 1
- MemWrite = 0
- Branch = 0

beq \$t1, \$t2, 4

| ор      | rs      | rt      | offset              |
|---------|---------|---------|---------------------|
| [31:26] | [25:21] | [20:16] | [15:0]              |
| 000100  | 10001   | 10010   | 0000_0000_0000_0100 |

beq \$t1, \$t2, 4 Branch MemtoReg Add М ALUcontrol Data MemWrite Register # ALU 📥 🖊 Address PC Address Instruction Registers Zero Register # Data Instruction memory memory Register # RegWrite ALÚSrc Data MemRead rt field 0 M to Reg File rd field **Control** X RegDst

beq \$t1, \$t2, 4

- 1. Instruction fetched, PC+4 is calculated.
- 2.\$t1 and \$t2 are read from the register file. The Control Unit sets up the control signals.
- 3. ALU subtracts one register file output from the other. PC+4 is added to the left shifted by 2 and sign extended offset from the instruction.
- 4. The Zero output from the ALU is used to select between the two branch destinations.
- 5. On the positive edge of clock, the PC is updated.

beq \$t1, \$t2, 4

x = don't care

- RegDst = x
- ALUSrc = 0
- ALUControl = 0110 (subtract)
- MemtoReg = x
- RegWrite = 0
- MemRead = 0
- MemWrite = 0
- Branch = 1

### Control

- We now know how data flows and what control signal settings are needed.
- How does the Control Unit convert machine instructions into the appropriate control signal settings?

# Control Input



## Control Direct Connections

- Register File inputs:
  - ReadReg1 = rs field (Instruction[25:21])
  - ReadReg2 = rt field (Instruction[20:16])
  - WriteReg = instruction rd field (e.g. add) (Instruction[15:11]) OR memory data (e.g. lw).
- Branch target address connected to address field (Instruction [15:0]).
- Address offset connected to address field (Instruction[15:0]).

## Control Output

| Control signal name | Effect when deasserted (=0)                                     | Effect when asserted (=1)                                         |
|---------------------|-----------------------------------------------------------------|-------------------------------------------------------------------|
| RegDst              | Write register number comes from rt field (lw, sw instructions) | Write register number comes from rd field (R-format instructions) |
| RegWrite            | None                                                            | Writes register file data input to register                       |
| ALUSrc              | 2 <sup>nd</sup> ALU operand comes<br>from register file         | 2 <sup>nd</sup> ALU operand comes<br>from const field             |
| MemRead             | None                                                            | Reads data from memory to memory output                           |
| MemWrite            | None                                                            | Writes data memory input to memory                                |
| MemtoReg            | Register file write data input comes from ALU                   | Register file data inputs comes from data memory                  |
| Branch              | None 3. Single cycle MIPS Proces                                | Branch if Zero=1                                                  |

## Control Decode

Control Unit uses two stage decode.



# Control Decode Stage 1

Control Unit internal signal

| Instr. /<br>Opcode            | Reg<br>Dst | ALU<br>Src | Memto<br>Reg | Reg<br>Write | Mem<br>Read | Mem<br>Write | Branch | ALU<br>Op   |
|-------------------------------|------------|------------|--------------|--------------|-------------|--------------|--------|-------------|
| R-format<br>00 <sub>hex</sub> | 1          | 0          | 0            | 1            | 0           | 0            | 0      | 10<br>funct |
| Iw<br>23 <sub>hex</sub>       | 0          | 1          | 1            | 1            | 1           | 0            | 0      | 00 add      |
| sw<br>28 <sub>hex</sub>       | X          | 1          | X            | 0            | 0           | 1            | 0      | 00 add      |
| beq<br>04 <sub>hex</sub>      | X          | 0          | X            | 0            | 0           | 0            | 1      | 01<br>sub   |

# Control Decode Stage 2

| Instruction | ALUop | funct  | ALU<br>action       | ALU<br>Control |
|-------------|-------|--------|---------------------|----------------|
| lw          | 00    | xxxxx  | add                 | 0010           |
| SW          | 00    | xxxxx  | add                 | 0010           |
| beq         | 01    | xxxxxx | subtract            | 0110           |
| add         | 10    | 100000 | add                 | 0010           |
| sub         | 10    | 100010 | subtract            | 0110           |
| and         | 10    | 100100 | AND                 | 0000           |
| or          | 10    | 100101 | OR                  | 0001           |
| slt         | 10    | 101010 | set on<br>less than | 0111           |

## Control Decode

- Tables above are Truth Tables.
- Need combinational logic (gates) to perform decoding.
- Use Karnaugh maps to provide minimum area solution.

### Control



## Pop Quiz

• How is the jump instruction added?

$$-op = 000010_{two}$$



## Gate-Level



3. Single cycle MIPS Processor

### Program Counter

#### PC register

- Function: Holds address of the current instruction. Loads input into register and on to output on the positive edge of the clock.
- Input: Address of next instruction
- Output: Address of current instruction

#### Instruction memory

- Function: Stores machine instructions.
- Input: Instruction address
- Output: Machine instruction contained stored at that address

#### Adder

- Function: Adds two numbers
- Input: Two numbers
- Output: Total of the numbers

## Program Counter

PC [0] [1] Address of next instruction [2] [31] Clock

Address of current instruction

## Program Counter



Read Only Memory (ROM)
Assume instructions have been pre-loaded

### Half Adder

• Consider adding 2 bits:

$$\bullet \ 0 + 0 = 00$$

$$\bullet 0 + 1 = 01$$

$$\bullet 1 + 0 = 01$$

$$\bullet 1 + 1 = 10$$



Carry Out

| X | Y | СО | S |
|---|---|----|---|
| 0 | 0 | 0  | 0 |
| 0 | 1 | 0  | 1 |
| 1 | 0 | 0  | 1 |
| 1 | 1 | 1  | 0 |



Sum

#### Full Adder

 Consider add 2 bit PLUS the carry out from the previous column

$$\bullet \ 0 + 0 + 0 = 00$$

$$\bullet \ 0 + 1 + 0 = 01$$

$$\bullet$$
 1 + 0 + 0 = 01

$$\bullet 1 + 1 + 0 = 10$$

$$\bullet \ 0 + 0 + 1 = 01$$

$$\bullet 0 + 1 + 1 = 10$$

$$\bullet 1 + 0 + 1 = 10$$

$$\bullet 1 + 1 + 1 = 11$$

Carry In

Carry Out

## Full Adder

| X | Y | CI | СО | S |
|---|---|----|----|---|
| 0 | 0 | 0  | 0  | 0 |
| 0 | 1 | 0  | 0  | 1 |
| 1 | 0 | 0  | 0  | 1 |
| 1 | 1 | 0  | 1  | 0 |
| 0 | 0 | 1  | 0  | 1 |
| 0 | 1 | 1  | 1  | 0 |
| 1 | 0 | 1  | 1  | 0 |
| 1 | 1 | 1  | 1  | 1 |

## Full Adder

| X | Y | CI | X XOR<br>Y = T | S | A AND Y | CI AND<br>T | СО |
|---|---|----|----------------|---|---------|-------------|----|
| 0 | 0 | 0  | 0              | 0 | 0       | 0           | 0  |
| 0 | 1 | 0  | 1              | 1 | 0       | 0           | 0  |
| 1 | 0 | 0  | 1              | 1 | 0       | 0           | 0  |
| 1 | 1 | 0  | 0              | 0 | 1       | 0           | 1  |
| 0 | 0 | 1  | 0              | 1 | 0       | 0           | 0  |
| 0 | 1 | 1  | 1              | 0 | 0       | 1           | 1  |
| 1 | 0 | 1  | 1              | 0 | 0       | 1           | 1  |
| 1 | 1 | 1  | 0              | 1 | 1       | 0           | 1  |



### Adder



In this case, X input is wired to the output of the PC register and Y is wired to binary 4 = 000100.

### Adder



Because 4 is a fixed constant, the adder can be simplified.



3. Single cycle MIPS Processor

## Register File



#### Function:

- Stores register values.
- Can read 2 registers at a time.
- Can write 1 register at a time.

#### Inputs:

- Number of registers to read
- Number of register to write
- Write control signal (1=write, 0=no write)

#### Outputs:

\* Values in read registers.

## Register File Read Logic



## Register File 32 to 1 Multiplexer



# Register File Write Logic



## Register File Decoder



. . .



## **ALU**



| ALU     | Function    |
|---------|-------------|
| Control |             |
| 0000    | AND         |
| 0001    | OR          |
| 0010    | Add         |
| 0110    | Subtract    |
| 0111    | Set on less |
|         | than        |
| 1100    | NOR         |

## ALU Output



## ALU ADD/SUB

- ADD: Y = A+B
- SUB: Y = A-B = A+(NOT B)+1

- B = B XOR 0
- NOT B = B XOR 1

- ADD: Y = A + (B XOR 0) + 0
- SUB: Y = A + (B XOR 1) + 1

## ALU ADD/SUB

ADD: ALUControl[2] = 0

SUB: ALUControl[2] = 1

#### ALUControl[2]



## ALU LESS THAN

- A < B
- A B < 0
- SIGN ( A B)



## ALU NOR

- Y = A NOR B
- Y = NOT (A OR B)
- Y = (NOT A) AND (NOT B) de Morgan
- Y = (A XOR 1) AND (B XOR 1)



### **ALU**



3. Single cycle MIPS Processor

**Function** 

AND

**ALU** 

**Control** 

0000



3. Single cycle MIPS Processor

### Memory

- Array of memory cells with select lines
- Slower and smaller than register file
- Instruction memory similar but pre-programmed in this case





3. Single cycle MIPS Processor

## Control Decode

Control Unit uses two stage decode.



## Control Decode Stage 1

R-Format lw sw beq

| Instr. /<br>Opcode | Reg<br>Dst | ALU<br>Src | Memto<br>Reg | Reg<br>Write | MemR<br>ead | MemW<br>rite | Branch | ALU<br>Op |
|--------------------|------------|------------|--------------|--------------|-------------|--------------|--------|-----------|
| 00_00002           | 1          | 0          | 0            | 1            | 0           | 0            | 0      | 10        |
| 10_00112           | 0          | 1          | 1            | 1            | 1           | 0            | 0      | 00        |
| 10_10002           | X          | 1          | X            | 0            | 0           | 1            | 0      | 00        |
| 00_01002           | X          | 0          | X            | 0            | 0           | 0            | 1      | 01        |

Rformat =  $\sim$ opcode[2] &  $\sim$ opcode[5]

```
RegDst = Rformat

ALUSrc = opcode[5]

MemtoReg = opcode[5]

RegWrite = opcode[0] + Rformat

MemRead = opcode[0]

MemWrite = opcode[3]

Branch = opcode[2]

ALUOp[1] = Rformat
```

ALUOp[0] = opcode[2]

# Control Decode Stage 2

add add sub add sub AND OR slt

| Instruction | ALUop | funct  | ALU<br>Control |
|-------------|-------|--------|----------------|
| lw          | 00    | XXXXXX | 0010           |
| SW          | 00    | XXXXXX | 0010           |
| beq         | 01    | XXXXXX | 0110           |
| add         | 10    | 100000 | 0010           |
| sub         | 10    | 100010 | 0110           |
| and         | 10    | 100100 | 0000           |
| or          | 10    | 100101 | 0001           |
| slt         | 10    | 101010 | 0111           |



## **Branch Logic**

- Extra adder to calculate branch destination by adding relative address (from instruction) to address of next consecutive instruction.
- Multiplier to switch between next consecutive address and branch destination.



## Resources

#### References

- Required reading:
  - Patterson & Hennessy
    - Sections 5.1 5.4
  - Harris & Harris
    - Sections 7.1 7.4

- Revision:
  - Patterson & Hennessy
    - Appendix B (on the CD) Logic Design
  - Harris & Harris
    - Chapters 2 & 3